# **INTEGRATED CIRCUITS**



Product data Supersedes data of 2001 Apr 24 File under Integrated Circuits, Standard Analog 2001 Aug 22



### **GENERAL DESCRIPTION**

The NE56605-42 is designed to generate a reset signal, at a threshold voltage of 4.2 V, for a variety of microprocessor and logic systems. Accurate reset signals are generated during momentary power interruptions, or whenever power supply voltages sag to intolerable levels. The NE56605-42 has a built-in Watchdog Timer to monitor the microprocessor and ensure it is operating properly. Any abnormal system operations due to microprocessor malfunctions are terminated by the watchdog's generating a system reset. The NE56605-42 has a watchdog monitoring time of 10 ms (typical).

The NE56605-42 is offered in the SO8 surface mount package.

### **FEATURES**

- Both positive and negative logic reset output signals are available
- Accurate threshold detection
- Internal power-on reset delay
- Internal watchdog timer programmable with external capacitor
- Watchdog monitoring time of 10 ms
- Reset assertion with  $V_{CC}$  down to 0.8  $V_{DC}$  (typical)
- Few external components required.



### **APPLICATIONS**

- Microcomputer systems
- Logic systems.



**Figure 1. Simplified system diagram.**

### **ORDERING INFORMATION**



### **SIMPLIFIED SYSTEM DIAGRAM**

#### **Part number marking**

The package is marked with a four letter code in the first line to the right of the logo. The first three letters designate the product. The fourth letter, represented by 'x', is a date tracking code. The remaining two or three lines of characters are internal manufacturing codes.



### **PIN DESCRIPTION**

### **PIN SYMBOL DESCRIPTION** 1  $C_T$   $\downarrow$  twpm, twpn, t<sub>PR</sub> adjustment pin.  $t_{WDM}$ ,  $t_{WDR}$ ,  $t_{PR}$  times are dependent on the value of external  $C_T$  capacitor used. See Figure 18 (Timing Diagram) for definition of t<sub>WDM</sub>, t<sub>WDR</sub>, t<sub>PR</sub> times. 2 RESET Reset HIGH output pin. 3 CLK Clock input pin from logic system for watchdog timer. 4 GND Circuit ground.  $5 \qquad \qquad$   $\vee_{\text{CC}} \qquad \qquad$  Power supply pin for circuit.  $6$  WD<sub>C</sub> Watchdog timer control pin. The watchdog timer is enabled when this pin is unconnected, and disabled when this pin is connected to ground.  $7 \quad |V_{\rm S}|$  Detection threshold adjustment pin. The detection threshold can be increased by connecting this pin to  $\rm V_{CC}$  with a pull-up resistor. The detection threshold can be decreased by connecting this pin to ground with a pull-down resistor. 8 RESET Reset LOW output pin.

### **MAXIMUM RATINGS**



#### **PIN CONFIGURATION**



**Figure 2. Pin configuration.**

### **DC ELECTRICAL CHARACTERISTICS**

Characteristics measured with  $V_{CC} = 5.0$  V, and  $T_{amb} = 25$  °C, unless otherwise specified. See Figure 23 (Test circuit 1) for test configuration used for DC parameters.



### **AC ELECTRICAL CHARACTERISTICS**

Characteristics measured with  $V_{CC} = 5.0$  V, and  $T_{amb} = 25$  °C, unless otherwise specified. See Figure 24 (Test circuit 2) for test configuration used for AC parameters.



**NOTES:**

1. 'Watchdog monitoring time' is the duration from the last pulse (negative-going edge) of the timer clear clock pulse until reset output pulse occurs (see Figure 18). A reset signal is output if a clock pulse is not input during this time.

2. 'Watchdog reset time' is the reset pulse width (see Figure 18).

3. 'Power-on reset delay time' is the duration measured from the time  $V_{CC}$  exceeds the upper detection threshold ( $V_{SH}$ ) and power-on reset release is experienced (RESET output HIGH; RESET output LOW).

4. 'RESET, RESET propagation delay time' is the duration from when the supply voltage sags below the lower detection threshold ( $V_{SL}$ ) and reset occurs (RESET output LOW, RESET output HIGH).

5. RESET, RESET rise and fall times are measured at 10% and 90% output levels.

6. Watchdog monitoring time (t<sub>WDM</sub>), watchdog reset time (t<sub>WDR</sub>), and power-on reset delay time (t<sub>PR</sub>) during power-on can be modified by varying the C<sub>T</sub> capacitance. The times can be approximated by applying the following formula. The recommended range for C<sub>T</sub> is 0.001 µF to 10 µF.

**Formula 1.** Calculation for approximate  $t_{PR}$ ,  $t_{WDM}$ , and  $t_{WDR}$  values:

t<sub>PR</sub> (ms)  $\approx 1000 \times C_T$  (µF) t<sub>WDM</sub> (ms)  $\approx 100 \times C_T$  (µF)  $t_{WDR}$  (ms)  $\approx 20 \times C_T$  ( $\mu$ F)

Example: When  $C_T = 0.1 \mu F$  and WD<sub>C</sub> = open:

 $t_{PR} \approx 100$  ms  $t_{WDM} \approx 10$  ms  $t_{WDR} \approx 2.0$  ms

### **TYPICAL PERFORMANCE CURVES**



**Figure 3. Power supply current versus voltage.**



**Figure 5. RESET output voltage versus supply voltage.**



**Figure 7. RESET saturation versus sink current.**



**Figure 4. RESET output voltage versus supply voltage.**



**Figure 6. Detection threshold versus temperature.**



**Figure 8. RESET saturation versus sink current.**



**Figure 9. RESET HIGH-level voltage versus current.**



**Figure 11. Power–on reset hold time versus temperature.**



**Figure 13. Watchdog reset time versus temperature.**



**Figure 10. RESET HIGH-level voltage versus current.**



**Figure 12. Watchdog monitoring time versus temperature.**



Figure 14. Power-on reset hold time versus C<sub>T</sub>.



Figure 16. Watchdog reset time versus C<sub>T</sub>.



Figure 15. Watchdog reset time versus C<sub>T</sub>.

### **TECHNICAL DESCRIPTION**

### **General discussion**

The NE56605-42 combines a watchdog timer and an undervoltage reset function in a single SO8 surface mount package. This provides a space-saving solution for maintaining proper operation of typical 5.0 volt microprocessor-based logic systems. Either function, or both, can force the microprocessor into a reset.

While the watchdog monitors the microprocessor operation, the undervoltage reset monitors the supply voltage to the microprocessor. If the microprocessor clock signal ceases or becomes erratic, the NE56605-42 outputs a reset signal to the microprocessor. If the microprocessor supply voltage sags to 4.2 volts or less, the NE56605-42 outputs a reset signal for the duration of the supply voltage deficiency. The undervoltage reset signal allows the microprocessor to shut down in an orderly manner to avoid system corruption. In addition to a single reset output, the NE56605-42 has complementary RESET and RESET outputs for system use. The undervoltage detection threshold incorporates hysteresis to prevent generating erratic resets.

The watchdog timer requires a pulse input. Normally this signal comes from the system microprocessor's clock. For operation, an external capacitor  $(C_T)$  must be connected from Pin 1 to ground. Normally a 0.1  $\mu$ F capacitor is used for C<sub>T</sub>. The C<sub>T</sub> capacitor and a fixed internal resistance establish the required minimum frequency of watchdog input signal for the device to **not** output a reset signal. In the absence of a watchdog input pulse, the  $C<sub>T</sub>$  capacitor charges to the 0.2 volt threshold of the internal comparator, causing a reset signal to be output. If microprocessor clock signals are received within the required interval, no watchdog reset signal will be output. Grounding the watchdog control pin ( $WD<sub>C</sub>$ , Pin 6) disables the watchdog function. Removing the ground from Pin 6, allowing it to float, enables the watchdog function. Enabling or disabling the watchdog function has no effect on the undervoltage detection function.

Although the temperature coefficient of detection threshold is specified over a temperature of -20 °C to +70 °C, the device will support operation in excess of this temperature range. See the supporting curves for performance over the full temperature range of –30 °C to +85 °C. Some degradation in performance will be experienced at the temperature extremes and the system designer should take this into account.



**Figure 17. Functional diagram.**

### **Timing diagram**

The timing diagram shown in Figure 18 depicts the operation of the device. Letters indicate events on the TIME axis.

A: At start-up 'A', the  $V_{CC}$  and RESET voltages begin to rise. Also the RESET voltage initially rises, but then abruptly returns to a LOW state. This is due to  $V_{CC}$  reaching the level (approximately 0.8 V) that activates the internal bias circuitry, asserting RESET.

**B:** Just before 'B', the  $C_T$  voltage starts to ramp up. This is caused by, and coincident to,  $V_{CC}$  reaching the threshold level of  $V_{SH}$ . At this level the device is in full operation. The RESET output continues to rise as  $V_{CC}$  rises above  $V_{SH}$ . This is normal.

**C:** At 'C',  $V_{CC}$  is above the undervoltage detect threshold, and  $C_T$ has ramped up to its upper detect level. At this point, the device removes the hold on the resets. RESET goes HIGH while RESET goes LOW. Also, an internal ramp discharge transistor activates, discharging  $C_T$ .

In a microprocessor-based system these events remove the reset from the microprocessor, allowing it to function normally. The system must send clock signals to the Watchdog Timer often enough to prevent  $C_T$  from ramping up to the  $C_T$  threshold, to prevent reset signals from being generated. Each clock signal discharges  $C_T$ .

**C–D:** Midway between 'C' and 'D', the CLK signals cease allowing the  $C_T$  voltage to ramp up to its upper threshold at 'D'. At this time, reset signals are generated (RESET goes LOW; RESET goes HIGH). The device attempts to come out of reset as the  $C_T$  voltage is discharged and finally does come out of reset when CLK signals are re-established after two attempts of  $C_T$ .

**E–F:** Immediately before 'E', falling V<sub>CC</sub> causes the RESET signal to sag. CLK signals are still being received,  $C_T$  is within normal operating range, and reset signals are not output.  $V_{CC}$  continues to sag until the  $V_{SL}$  undervoltage threshold is reached. At that time, reset signals are generated (RESET goes LOW; RESET goes HIGH).

At 'E',  $V_{CC}$  starts to rise, and the Reset voltage rises with  $V_{CC}$ . However,  $C_T$  voltage does not start to ramp up until 'F' when  $V_{CC}$ reaches the  $V_{SH}$  upper threshold.

**G:** The reset outputs are released at 'G' when  $C_T$  reaches the upper threshold level again. After 'G', normal CLK signals are received, but at a lower frequency than those following event 'C'. The frequency is above the minimum frequency required to keep the device from outputting reset signals.

**G-H:** At 'H', V<sub>CC</sub> is normal, CLK signals are being received, and no reset signals are output. At event 'H', the  $V_{CC}$  starts falling, causing RESET to also fall.

**J:** At event 'J',  $V_{CC}$  sags to the point where the  $V_{SL}$  undervoltage threshold point is reached, and at that level reset signals are output (RESET to a LOW state, and RESET to a HIGH state). As the  $V_{CC}$ voltage falls lower, the Reset voltage falls lower.

**K:** At event 'K', the V<sub>CC</sub> voltage has deteriorated to a level where normal internal circuit bias is no longer able to maintain a RESET, and as a result may exhibit a slight rise to something less than 0.8 V. As  $V_{CC}$  decays even further,  $\overline{RESET}$  also decreases to zero.



**Figure 18. Timing diagram.**

#### **Application information**

The detection threshold voltage can be adjusted by externally influencing the internal divider reference voltage. Figures 19 and 21 show a method to lower and raise the threshold voltage. Figures 20 and 22 show the influence of the pull-down and pull-up resistors on the threshold voltage. The use of a capacitor (1000 pF or larger) from Pin 7 to ground is recommended to filter out noise from being imposed on the threshold voltages.



**Figure 19. Circuit to lower detection threshold.**



**Figure 21. Circuit to raise detection threshold.**

The Reset Detection Threshold can be decreased by connecting an external resistor  $R_1$  from Pin 7 to  $V_{CC}$ , as shown in Figure 19. See Figure 20 to determine the approximate value of  $R_1$  to use.

The Reset Detection Threshold can be increased by connecting an external resistor  $R_2$  from Pin 7 to ground, as shown in Figure 21. See Figure 22 to determine the approximate value of  $R_2$  to use.



**Figure 20. Reset detection threshold versus external R1.**



Figure 22. Reset detection threshold versus external R<sub>2</sub>.

1. Decrease V<sub>CC</sub> from 5.0 V to 4.0 V and note the V<sub>CC</sub> value when V<sub>O1</sub> (observed on CRT<sub>1</sub>) transitions to an abrupt LOW state. 2. Increase V<sub>CC</sub> from 4.0 V to 5.0 V and note the V<sub>CC</sub> value when V<sub>O1</sub> (observed on CRT<sub>1</sub>) transitions to an abrupt HIGH state. 3. Increase the Clock voltage (V<sub>CLK</sub>) from 0 V to 3.0 V and observe the value of V<sub>CLK</sub> when I<sub>CLK</sub> transitions to an abrupt increase.

6. Increase V<sub>CC</sub> from 0 V to 2.0 V and note the V<sub>CC</sub> value when V<sub>O2</sub> (observed on CRT<sub>2</sub>) starts to track the V<sub>CC</sub> voltage.

ABC

 $S_1$ 

**Parametric testing**

V

 $S<sub>2</sub>$ 

 $V\Omega$ 

CRT<sub>1</sub>

CR.

 $V_{OO}$ 

**Figure 23. Test Circuit 1 (DC parameters).**

RESE<sup>T</sup>



 $3 \mid 4$ 

A

 $S<sub>6</sub>$ 

ć.

VCLK

ICC

 $S_7$ 

 $V_{\rm CC}$ 

0.1 µF

 $S<sub>5</sub>$ 

 $6$  | 5

V

CRT-

 $V_{\text{O2}}$ 

CR<sup>-</sup>

SL01284



DC and AC Characteristics can be tested using the circuits shown in Figures 23 and 24. Associated switch and power supply settings are shown in Table 1 and Table 2, respectively.

 $1 \mid 2$ 

A ) (A ) (A

 $I_{CT}$   $I_{O2}$   $I_{CLK}$ 

 $REST$   $V_S$   $R_{CT}$   $V_{CC}$ 

 $C_T$  RESET CLK GND

A ) '<sup>U'</sup> | 8 | | 7

 $1000$  p

S4

R 1.0 MΩ

 $\mathsf{s}_3$ 

 $I_{\Omega}$ 

IRESET

A B C

 $V_{\rm CT}$ 

# System reset with built-in watchdog timer NE56605-42

4. Measured with  $V_{OO} = 1.0$  V.

CRT

 $100 \text{ pF}$ 

 $R$ <sub>2.2 kΩ</sub>





**Figure 24. Test Circuit 2 (AC parameters).**

### **Table 2. Switch and power supply settings, AC parameters**



**NOTES:**

1.  $t_1 = 8.0 \,\mu s$ .

2.  $t_2 = 3.0 \,\mu s$ .

3.  $t_3 = 20 \,\mu s$ .

### **PACKING METHOD**

The NE56605-42 is packed in reels, as shown in Figure 25.



**Figure 25. Tape and reel packing method**





#### Notes

0.068

 $0.004$ 

0.049

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

0.195

0.020

2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.



0.0075

 $0.19$ 

 $0.15$ 

0.228

0.015

0.003

### **Data sheet status**



[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### **Definitions**

**Short-form specification —** The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition —** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information —** Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **Disclaimers**

**Life support —** These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes —** Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### **Contact information**

For additional information please visit **http://www.semiconductors.philips.com**. Fax: **+31 40 27 24825**

For sales offices addresses send e-mail to: **sales.addresses@www.semiconductors.philips.com**.

Document order number: 9397 750 08733

Date of release: 10-01

Let's make things better.





© Koninklijke Philips Electronics N.V. 2001 All rights reserved. Printed in U.S.A.